

# FSC-BT671C

Bluetooth 5.2 & 10dBm maximum power output

Wireless MCU Module Datasheet

Version 1.3



### Copyright © 2013-2022 Feasycom Technology. All Rights Reserved.

Feasycom Technology reserves the right to make corrections, modifications, and other changes to its products, documentation and services at anytime. Customers should obtain the newest relevant information before placing orders. To minimize customer product risks, customers should provide adequate design and operating safeguards. Without written permission from Feasycom Technology, reproduction, transfer, distribution or storage of part or all of the contents in this document in any form is prohibited.

### **Revision History**

| Version | Data       | Notes                                                 |           |
|---------|------------|-------------------------------------------------------|-----------|
| 1.0     | 2021/07/06 | Initial Version                                       | Marsh     |
| 1.1     | 2021/11/04 | Modify Bluetooth Version: Upgrade from BT5.1 to BT5.2 | Marsh     |
| 1.2     | 2022/02/23 | Change storage temperature: -40°C to +105°C           | LJC       |
| 1.3     | 2022/08/25 | Selection of version                                  | Devin Wan |
|         |            | S                                                     |           |
|         |            | C <sub>D</sub>                                        |           |
|         |            | 3                                                     |           |
|         |            | · CA                                                  |           |

#### **Contact Us**

Shenzhen Feasycom Co.,LTD

Email: sales@feasycom.com

Address: Rm 508, Building A, Fenghuang Zhigu, No.50, Tiezai Road, Xixiang, Baoan District, Shenzhen, 518102, China

Tel: 86-755-27924639, 86-755-23062695



### **Contents**

| 1. INTRODUCTION                                                     | 5   |
|---------------------------------------------------------------------|-----|
| 2. GENERAL SPECIFICATION                                            | 6   |
| 3. HARDWARE SPECIFICATION                                           |     |
|                                                                     |     |
| 3.1 BLOCK DIAGRAM AND PIN DIAGRAM                                   |     |
| 3.2 PIN Definition Descriptions                                     | S   |
| 4. PHYSICAL INTERFACE                                               | 10  |
| 4.1 POWER SUPPLY                                                    | 10  |
| 4.2 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) |     |
| 4.3 Reset                                                           |     |
| 4.4 GENERAL PURPOSE ANALOG IO                                       | 11  |
| 4.5 GENERAL PURPOSE DIGITAL IO                                      | 11  |
| 4.6 RF Interface                                                    | 11  |
| 4.7 SERIAL INTERFACES                                               | 12  |
| 4.7.1 UART                                                          |     |
| 4.7.2 I <sup>2</sup> C Interface                                    |     |
| 4.8 COUNTERS/TIMERS AND PWM                                         |     |
| 4.8.1 Timer/Counter (TIMER)                                         |     |
| 4.8.2 Wide Timer/Counter (WTIMER)                                   |     |
| 4.8.3 Ultra Low Power Wake-up Timer (CRYOTIMER)                     |     |
| 5. ELECTRICAL CHARACTERISTICS                                       | 14  |
| 5.1 ABSOLUTE MAXIMUM RATINGS                                        | 1/2 |
| 5.2 RECOMMENDED OPERATING CONDITIONS                                | 14  |
| 5.3 GENERAL-PURPOSE I/O (GPIO)                                      | 14  |
|                                                                     |     |
| 5.4 ANALOG CHARACTERISTICS                                          |     |
| 5.6 SPI                                                             |     |
| 5.7 Power consumptions                                              | 18  |
| 5.8 Thermal Characteristics                                         | 19  |
| 6. MSL & ESD                                                        | 10  |
|                                                                     |     |
| 7. RECOMMENDED TEMPERATURE REFLOW PROFILE                           | 19  |
| 8. MECHANICAL DETAILS                                               | 21  |
| 8.1 Mechanical Details                                              | 21  |
| 9. HARDWARE INTEGRATION SUGGESTIONS                                 | 21  |
| 9.1 Soldering Recommendations                                       |     |
| 9.2 LAYOUT GUIDELINES (INTERNAL ANTENNA)                            |     |
| 9.3 LAYOUT GUIDELINES(INTERNAL ANTENNA)                             |     |
| 9.3.1 Antenna Connection and Grounding Plane Design                 |     |
| 5.5.1 Antenna Connection and Grounding Flanc Design                 | 23  |



| 10. I | PRODUCT PACKAGING INFORMATION | 24   |
|-------|-------------------------------|------|
|       |                               |      |
| 10.3  | 1 Default Packing             | . 24 |
| 10.2  | 2 PACKING BOX(OPTIONAL)       | . 25 |
|       |                               |      |
| 11.   | APPLICATION SCHEMATIC         | 26   |





#### INTRODUCTION 1.

#### **Overview**

The Bluetooth low energy chip used by FSC-BT671C includes a 32-bit 80 MHz ARM Cortex-M33 microcontroller, which can provide a maximum power output of 10 dBm. The chip's maximum receiving sensitivity is -97.5 (1 Mbit/s GFSK) dBm, and it supports a complete DSP instruction set and floating point unit, which can speed up calculations. Low-power gecko technology supports fast wake-up time and energy-saving mode. FSC-BT671C software and SDK support Bluetooth Low Energy (LE), Bluetooth 5.2 and Bluetooth mesh network. The module also supports the development of proprietary wireless protocols.

FSC-BT671C combines an energy-friendly MCU with a highly integrated radio transceiver. The module is suited for any battery operated application other systems requiring high performance and low energy consumption.

#### **Features**

- Bluetooth low energy (BLE) 5.2
- Integrate MCU to execute Bluetooth protocol stack.
- Postage stamp sized form
- Class 1 support (up to +10 dBm)
- The default UART Baud rate is 115.2Kbps and can support from 1200bps up to 230.4Kbps
- UART, I2C, SPI, 12-bit 1Msps SAR ADC
- Support the OTA upgrade
- Bluetooth stack profiles support: LE HID and all BLE protocols
- **PWM**

#### **Application**

- Lighting
- Connected Home
- Gateways and Digital Assistants
- **Building Automation and Security**

### Module picture as below showing



Figure 1: FSC-BT671C Picture



# 1.1 Selection of version

| Order Number                      | Descriptions                                                                                                                               | Module picture as below showing                  |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| FSC-BT671C<br>( <b>Default)</b>   | -无屏蔽盖,无 32.768KHz 晶振<br>No shield cover, no 32.768KHz crystal oscillator<br>-飞易通物料编号: F15M00191C0<br>Feasycom material code: F15M00191C0   |                                                  |
| FSC-BT671C<br>( <b>Optional</b> ) | -无屏蔽盖,有 32.768KHz 晶振<br>No shield cover, with 32.768KHz crystal oscillator<br>-飞易通物料编号: F15M00191C1<br>Feasycom material code: F15M00191C1 |                                                  |
| FSC-BT671C<br>( <b>Optional</b> ) | -有屏蔽盖,无 32.768KHz 晶振<br>With shield cover, no 32.768KHz crystal oscillator<br>-飞易通物料编号: F15M00191C2<br>Feasycom material code: F15M00191C2 | FEASYCOM Model:FSC-BT671 www.feasycom.com        |
| FSC-BT671C<br>( <b>Optional)</b>  | -有屏蔽盖,有 32.768KHz 晶振<br>With shield cover and 32.768KHz crystal oscillator<br>-飞易通物料编号: F15M00191C3<br>Feasycom material code: F15M00191C3 | FEASYCOM<br>Model:FSC -BT671<br>www.feasycom.com |



# 2. General Specification

**Table 1:** General Specifications

| Categories         | Features             | Implementation                                        |  |  |
|--------------------|----------------------|-------------------------------------------------------|--|--|
|                    | Chip model           | SILICON LABS EFR32BG21                                |  |  |
|                    | Bluetooth Version    | Bluetooth low energy (BLE) 5.2                        |  |  |
|                    | Frequency            | 2.4 - 2.4835 GHz                                      |  |  |
| Wireless           | Transmit Power       | +10 dBm (Maximum)                                     |  |  |
| Specification      | Receive Sensitivity  | -97.5 dBm @ 1 Mbit/s GFSK                             |  |  |
|                    |                      | -94.4 dBm @ 2 Mbit/s GFSK                             |  |  |
|                    |                      | -104.9 dBm @ 125 kbps GFSK                            |  |  |
|                    | Modulation           | GFSK                                                  |  |  |
|                    |                      | TX, RX, CTS, RTS                                      |  |  |
|                    |                      | General Purpose I/O                                   |  |  |
|                    | UART Interface       | Default 115200,N,8,1                                  |  |  |
|                    |                      | Baudrate support from 1200 to 230400bps               |  |  |
|                    |                      | 5, 6, 7, 8 data bit character                         |  |  |
|                    | .0                   | 15(maximum – configurable) lines                      |  |  |
|                    |                      | O/P drive strength (4 mA)                             |  |  |
| Host Interface and | GPIO 7               | Pull-up resistor (40 KΩ) control                      |  |  |
| Peripherals        | `?                   | Read pin-level                                        |  |  |
|                    | I2C Interface        | 1 (configurable from GPIO total). Up to 400 kbps      |  |  |
|                    |                      | Analog input voltage range: 0V ~ 3.3V                 |  |  |
|                    | ADC Interface        | Supports single 12-bit 1 Msps SAR ADC conversion      |  |  |
|                    |                      | 8 channels (configured from GPIO total)               |  |  |
|                    |                      | 3 General-Purpose Timer Modules                       |  |  |
|                    | PWM                  | Four General-Purpose Timer Modules                    |  |  |
|                    |                      | (Two 16-Bit or One 32-Bit Timers, PWM Each)           |  |  |
|                    | Classic Bluetooth    | NA O                                                  |  |  |
| Profiles           |                      | GATT Client & Peripheral - Any Custom Services        |  |  |
|                    | Bluetooth Low Energy | BT5.2 Specifications                                  |  |  |
| Maximum            | Classic Bluetooth    | NA                                                    |  |  |
| Connections        | Bluetooth Low Energy | 1 Clients                                             |  |  |
|                    | <u> </u>             | Over the Air                                          |  |  |
| FW upgrade         |                      | Xds                                                   |  |  |
| Supply Voltage     | Supply               | 1.71V ~ 3.8V                                          |  |  |
| . , , ,            |                      | 33.8 mA TX current @ 10 dBm output power at 2.4 GHz   |  |  |
|                    |                      | Standby Doze (Wait event): ~5mA                       |  |  |
| Power Consumption  |                      | 50.9 μA/MHz in Active Mode                            |  |  |
| ·                  |                      | 4.5 μA DeepSleep current (16 kB RAM retention and RTC |  |  |
|                    |                      | running from LFRCO)                                   |  |  |
| Physical           | Dimensions           | 10mm X 11.9mm X 1.8mm; Pad Pitch 1.1mm                |  |  |
| Environmental      | Operating            | -40°C to +105°C                                       |  |  |



|               | Storage              | -40°C to +105°C              |  |  |
|---------------|----------------------|------------------------------|--|--|
| Missellanseus | Lead Free            | Lead-free and RoHS compliant |  |  |
| Miscellaneous | Warranty             | One Year                     |  |  |
| Humidity      |                      | 10% ~ 90% non-condensing     |  |  |
| MSL grade:    |                      | MSL 3                        |  |  |
| FCD and do    | Human Body Model     | All pins: ±2500V             |  |  |
| ESD grade:    | Charged device model | RF pins/ Non-RF pins: ±750V  |  |  |

# 3. HARDWARE SPECIFICATION

# 3.1 Block Diagram and PIN Diagram



Figure 2: Block Diagram





Figure 3: FSC-BT671C PIN Diagram (Top View)

# 3.2 PIN Definition Descriptions

Table 2: Pin definition

| 1 3.13.10 |                  |      |                                                                      |           |
|-----------|------------------|------|----------------------------------------------------------------------|-----------|
| Pin       | Pin Name         | Type | Pin Descriptions                                                     | Notes     |
| 1         | UART_RTS         | 0    | UART Request to Send (assert deassert)                               | Note 1, 9 |
| 2         | UART_CTS         | I    | UART Clear to Send (assert deassert)                                 | Note 1, 9 |
| 3         | UART_TX          | 0    | UART Data output                                                     | Note 1, 9 |
| 4         | UART_RX          | I    | UART Data input                                                      | Note 1, 9 |
| 5         | PIO0/I2C_SDA     | I/O  | Programmable input/output line                                       | Note 2    |
|           |                  |      | Alternative Function: I2C_SDA                                        |           |
| 6         | PIO1/I2C_SCL     | I/O  | Programmable input/output line                                       | Note 2    |
|           |                  |      | Alternative Function: I2C_SCL                                        |           |
| 7         | PIO2/AIO0_N/TRAN | I/O  | Programmable input/output line                                       | Note 3,5  |
|           |                  |      | Alternative Function 1: Analog to digital converter ADC0 external    |           |
|           |                  |      | reference input negative pin.                                        |           |
|           |                  |      | Alternative Function 2: Host MCU change UART transmission            |           |
|           |                  |      | mode.                                                                |           |
| 8         | RESET            | 1    | Reset input, active low. To apply an external reset source to this   |           |
|           |                  |      | pin, it is required to only drive this pin low during reset, and let |           |
|           |                  |      | the internal pull-up ensure that reset is released.                  |           |
| 9         | VDD              | Vdd  | Power supply voltage 3.3V                                            |           |
| 10        | GND              | Vss  | Power Ground                                                         |           |
| 11        | SWCLK            | I/O  | Debugging through the clk line(Default)                              | Note 1    |
|           |                  |      | Alternative Function: Programmable input/output line                 |           |
| 12        | SWDIO            | I/O  | Debugging through the data line(Default)                             | Note 1    |
|           |                  |      | Alternative Function: Programmable input/output line                 |           |
|           |                  |      |                                                                      |           |



| 13 | PIO3/SPI_CSB     | I/O  | Programmable input/output line                                    |          |
|----|------------------|------|-------------------------------------------------------------------|----------|
|    |                  |      | Alternative Function: Chip select for SPI, active low             |          |
| 14 | PIO4/SPI_MOSI    | I/O  | Programmable input/output line                                    |          |
|    |                  |      | Alternative Function: SPI data input                              |          |
| 15 | PIO5/SPI_MISO    | I/O  | Programmable input/output line                                    |          |
|    |                  |      | Alternative Function: SPI data out                                |          |
| 16 | PIO6/SPI_CLK     | I/O  | Programmable input/output line                                    |          |
|    |                  |      | Alternative Function: SPI clock                                   |          |
| 17 | PIO7/AIO0_P/DISC | I/O  | Programmable input/output line                                    | Note 4,5 |
|    |                  |      | Alternative Function 1: Analog to digital converter ADC0 external |          |
|    |                  |      | reference input positive pin.                                     |          |
|    |                  |      | Alternative Function 2: Host MCU disconnect bluetooth.            |          |
| 18 | PIO8             | 1/0  | Programmable input/output line                                    |          |
| 19 | PIO9/LED         | 1/0  | Programmable input/output line                                    | Note 6   |
|    |                  |      | Alternative Function: LED                                         |          |
| 20 | PIO10/STATUS     | 1/0  | Programmable input/output line                                    | Note 7   |
|    |                  |      | Alternative Function: BT Status                                   |          |
| 21 | GND              | Vss  | Power Ground                                                      |          |
| 22 | EXT_ANT          | 5% 0 | RF signal output .                                                | Note 8   |
|    |                  | 0    |                                                                   |          |

| Modu | le Pin | Notes: |
|------|--------|--------|
|------|--------|--------|

| Note 1 | For customized module, this pin can be work as I/O Interface.                                                                                                                                                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note 2 | I2C Serial Clock and Data.                                                                                                                                                                                   |
|        | It is essential to remember that pull-up resistors on both SCL and SDA lines are not provided in the module                                                                                                  |
|        | and MUST be provided external to the module.                                                                                                                                                                 |
| Note 3 | When bluetooth connection established, UART transmission mode will be determined by PIO2's level:  High: Command Mode ; Low: Throughput Mode                                                                 |
| Note 4 | When bluetooth connection established, a rising edge of PIO7 will cause disconnection with remote                                                                                                            |
|        | device.                                                                                                                                                                                                      |
| Note 5 | The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential. |
| Note 6 | LED(Default) Power On: Light Slow Shinning; Connected: Steady Lighting.                                                                                                                                      |
| Note 7 | BT Status(Default) Disconnected: Low Level; Connected: High Level.                                                                                                                                           |
| Note 8 | This PIN can connect to an external antenna to improve the Bluetooth signal coverage.                                                                                                                        |
| Note 9 | GPIO with 3.3V tolerance are indicated by (3.3V).                                                                                                                                                            |

#### 4. PHYSICAL INTERFACE

### 4.1 Power Supply

The transient response of the regulator is important. If the power rails of the module are supplied from an external voltage source, the transient response of any regulator used should be  $20\mu s$  or less. It is essential that the power rail recovers quickly.

\*\*\* Please supply the module with a current supply greater than 200mA.



### 4.2 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- 12S

#### 4.3 Reset

A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset.

The module needs to add an external RC reset circuit.

### 4.4 General Purpose Analog 10

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 Msps. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples.

The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential.

### 4.5 General Purpose Digital IO

This module has up to 16 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts.

#### 4.6 RF Interface

The Bluetooth module without antenna, you need an external antenna to achieve the best wireless performance, expanded wireless coverage.

- The user can connect a 50 ohm antenna directly to the RF port
- **2400–2483.5 MHz**
- TX output power of +10dBm (Maximum)
- Receiver to achieve maximum sensitivity -97.5dBm @ 1 Mbps GFSK



#### 4.7 Serial Interfaces

#### 4.7.1 **UART**

FSC-BT671C provides one channels of Universal Asynchronous Receiver/Transmitters(UART)(Full-duplex asynchronous communications). The UART Controller performs a serial-to-parallel conversion on data received from the peripheral and a parallel-to-serial conversion on data transmitted from the CPU. Each UART Controller channel supports ten types of interrupts.

This is a standard UART interface for communicating with other serial devices. The UART interface provides a simple mechanism for communicating with other serial devices using the RS232 protocol.

When the module is connected to another digital device, UART\_RX and UART\_TX transfer data between the two devices. The remaining two signals, UART\_CTS and UART\_RTS, can be used to implement RS232 hardware flow control where both are active low indicators.

This module output is at 3.3V CMOS logic levels (tracks VCC). Level conversion must be added to interface with an RS-232 level compliant interface.

Some serial implementations link CTS and RTS to remove the need for handshaking. We do not recommend linking CTS and RTS except for testing and prototyping. If these pins are linked and the host sends data when the FSC-BT671C deasserts its RTS signal, there is significant risk that internal receive buffers will overflow, which could lead to an internal processor crash. This drops the connection and may require a power cycle to reset the module. We recommend that you adhere to the correct CTS/RTS handshaking protocol for proper operation.

Table 3: Possible UART Settings

| Parameter           | 3        | Possible Values      |
|---------------------|----------|----------------------|
|                     | Minimum  | 1200 baud (≤2%Error) |
| Baudrate            | Standard | 115200bps(≤1%Error)  |
|                     | Maximum  | 230400bps(≤1%Error)  |
| Flow control        | 2/.      | RTS/CTS, or None     |
| Parity              |          | None, Odd or Even    |
| Number of stop bits |          | 1 /1.5/2             |
| Bits per channel    |          | 5/6/7/8              |

When connecting the module to a host, please make sure to follow.



Figure 4: UART Connection



#### 4.7.2 I<sup>2</sup>C Interface

Up to two I<sup>2</sup>C bus interfaces can support both master and slave mode with a frequency up to 1000KHZ.

The I2C module provides an interface between the MCU and a serial I2C bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I2C module allows precise timing control of the transmission process and highly automated transfers.

Automatic recognition of slave addresses is provided in active and low energy modes.

#### 4.8 Counters/Timers and PWM

#### 4.8.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER 0 only.

### 4.8.2 Wide Timer/Counter (WTIMER)

WTIMER peripherals function just as TIMER peripherals, but are 32 bits wide. They keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each WTIMER is a 32-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the WTIMER supports generation of pulsewidth modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit WTIMER\_0 only.

### 4.8.3 Ultra Low Power Wake-up Timer (CRYOTIMER)

The CRYOTIMER is a 32-bit counter that is capable of running in all energy modes. It can be clocked by either the 32.768 kHz crystal oscillator (LFXO), the 32.768 kHz RC oscillator (LFRCO), or the 1 kHz RC oscillator (ULFRCO). It can provide periodic Wakeup events and PRS signals which can be used to wake up peripherals from any energy mode. The CRYOTIMER provides a wide range of interrupt periods, facilitating flexible ultra-low energy operation.



#### 5. ELECTRICAL CHARACTERISTICS

### 5.1 Absolute Maximum Ratings

Absolute maximum ratings for supply voltage and voltages on digital and analogue pins of the module are listed below. Exceeding these values causes permanent damage.

The average PIO pin output current is defined as the average current value flowing through any one of the corresponding pins for a 100mS period. The total average PIO pin output current is defined as the average current value flowing through all of the corresponding pins for a 100mS period. The maximum output current is defined as the value of the peak current flowing through any one of the corresponding pins.

Table 4: Absolute Maximum Rating

| Parameter                                   | Min  | Max       | Unit          |
|---------------------------------------------|------|-----------|---------------|
| Storage temperature range                   | -40  | 105       | °C            |
| Voltage on any supply pin                   | -0.3 | 3.8       | V             |
| Voltage ramp rate on any supply pin         |      | 1         | <b>V</b> / μς |
| DC voltage on any GPIO pin                  | -0.3 | VDD + 0.3 | V             |
| Voltage on HFXO pins                        | -0.3 | 1.2       | V             |
| Total current into VDD power lines - Source |      | 200       | mA            |
| Total current into VSS ground lines - Sink  |      | 200       | mA            |
| · · · · · · · · · · · · · · · · · · ·       |      |           |               |

# 5.2 Recommended Operating Conditions

Table 5: Recommended Operating Conditions

| Min  | Type | Max    | Unit                                           |
|------|------|--------|------------------------------------------------|
| -40  | 25   | +105   | °C                                             |
| 1.71 | 3.3  | 3.8    | V                                              |
|      |      | 200    | mA                                             |
|      | -40  | -40 25 | -40     25     +105       1.71     3.3     3.8 |

# 5.3 General-Purpose I/O (GPIO)

Table 6: General-Purpose I/O (GPIO)

| Parameter                                           | Min     | Туре | Max     | Unit |
|-----------------------------------------------------|---------|------|---------|------|
| V <sub>IL</sub> - Input low voltage                 |         |      | VDD*0.3 | V    |
| V <sub>IH</sub> - Input high voltage                | VDD*0.7 |      |         | V    |
| V <sub>OH</sub> - Sourcing 20 mA, VDD = 3.0 V       | VDD*0.8 |      |         | V    |
| Sourcing 8 mA, VDD = 1.62 V                         | VDD*0.6 |      |         | V    |
| V <sub>OL</sub> - Sourcing 20 mA, IOVDD = 3.0 V     |         |      | VDD*0.2 | V    |
| Sourcing 8 mA, IOVDD = 1.62V                        |         |      | VDD*0.4 | V    |
| I <sub>IOLEAK</sub> – MODEx = DISABLED, VDD = 1.71V |         | 1.9  |         | nA   |
| MODEx = DISABLED, VDD = 3.0V                        |         | 2.5  |         | nA   |



|                     | MODEx = DISABLED, VDD = 3.8V       |    |    | 200 | nA |
|---------------------|------------------------------------|----|----|-----|----|
| R <sub>PULL</sub> - | I/O pin pull-up/pull-down resistor | 35 | 44 | 55  | ΚΩ |
|                     |                                    |    |    |     |    |

# 5.4 Analog Characteristics

 Table 7: Specifications of 12-bit SARADC

Unless otherwise indicated, typical conditions are: ADCCLK=10 MHz, OSR=2

| Parameter                                                                          | Min    | Туре  | Max   | Unit  |
|------------------------------------------------------------------------------------|--------|-------|-------|-------|
| V <sub>RESOLUTION</sub> - Resolution                                               |        | 12    |       | Bits  |
| V <sub>ADCIN</sub> - Input voltage range                                           |        |       |       |       |
| Single ended                                                                       |        |       | VFS   | V     |
| Differential                                                                       | -VFS/2 |       | VFS/2 | V     |
| V <sub>ADCREFIN_P</sub> - Input range of external reference voltage, single ended  |        |       |       |       |
| and differential                                                                   | 1      |       | VDD   | V     |
| PSRR <sub>ADC</sub> - Power supply rejection (At DC)                               |        | 80.4  |       | dB    |
| CMRR <sub>ADC</sub> - Analog input common mode rejection ratio (At DC)             |        | 87    |       | dB    |
| f <sub>ADCCLK</sub> - ADC clock frequency                                          |        |       | 10    | MHz   |
| f <sub>ADCRATE</sub> - Throughput rate                                             |        |       | 1     | Msps  |
| SNDR <sub>ADC</sub> - Differential Input. Gain=1x,fIN = 10kHz, Internal VREF=1.21V | 65     | 69.1  |       | dB    |
| Differential Input. Gain=2x, f(N = 10 kHz, Internal                                |        | 68.8  |       | dB    |
| VREF=1.21V                                                                         |        | 66.9  |       | dB    |
| Differential Input. Gain=4x, fIN = 10 kHz, Internal                                |        | 69.2  |       | dB    |
| VREF=1.21V                                                                         |        |       |       |       |
| Differential Input. Gain=0.5x, fIN = 10 kHz,                                       |        |       |       |       |
| InternalVREF=1.21V                                                                 |        |       |       |       |
| SFDR <sub>ADC</sub> - Differential Input. Gain=1x, fIN = 10 kHz, Internal          | 72     | 86.5  |       | dB    |
| VREF=1.21V                                                                         |        |       |       |       |
| DNL <sub>ADC</sub> - Differential non-linearity(DNL)                               | -1     |       | 1.5   | LSB   |
| 12 bit resolution, No missing codes                                                |        |       |       |       |
| INL <sub>ADC</sub> - Integral non-linearity (INL),End point method                 | -2.5   |       | 2.5   | LSB   |
| 12 bit resolution                                                                  |        |       |       |       |
| V <sub>ADCOFFSETERR</sub> - GAIN = 1 and 0.5, Differential Input                   | -3     | 0     | 3     | LSB   |
| V <sub>ADCGAIN</sub> - GAIN=1 and 0.5, using external VREF, direct mode.           | -0.3   | 0.069 | 0.3   | %     |
| GAIN=2, using external VREF, direct mode.                                          | -0.4   | 0.151 | 0.4   | %     |
| GAIN=3, using external VREF, direct mode.                                          | -0.7   | 0.186 | 0.7   | %     |
| GAIN=4, using external VREF, direct                                                | -1.1   | 0.227 | 1.1   | %     |
| Internal VREF, Gain=1mode.                                                         |        | 0.023 |       | %     |
| V <sub>TS_SLOPE</sub> - Temperature sensor slope                                   |        | -1.84 |       | mV/°C |



#### 5.5 I2C

Table 8: I2C Standard-mode (Sm)

| Parameter                                                  | Min | Туре | Max | Unit |
|------------------------------------------------------------|-----|------|-----|------|
| f <sub>SCL</sub> - SCL clock frequency                     | 0   |      | 100 | KHz  |
| t <sub>LOW</sub> - SCL clock low time                      | 4.7 |      |     | us   |
| t <sub>HIGH</sub> - SCL clock high time                    | 4   |      |     | us   |
| t <sub>SU_DAT</sub> - SDA set-up time                      | 250 |      |     | ns   |
| t <sub>HD_DAT</sub> - SDA hold time                        | 0   |      | 0   | ns   |
| t <sub>SU_STA</sub> - Repeated START condition set-up time | 4.7 |      |     | us   |
| t <sub>HD_STA</sub> - (Repeated) START condition hold time | 4   |      |     | us   |
| t <sub>SU_STO</sub> - STOP condition set-up time           | 4   |      |     | us   |
| t <sub>BUF</sub> - Bus free time between a STOP and START  | 4.7 |      |     | us   |
| condition                                                  |     |      |     |      |
|                                                            |     |      |     |      |

Table 9: I2C Fast-mode (Fm)

|                       | Parameter                              | Min  | Туре | Max | Unit |
|-----------------------|----------------------------------------|------|------|-----|------|
| f <sub>SCL</sub> -    | SCL clock frequency                    | 0    |      | 400 | KHz  |
| t <sub>LOW</sub> -    | SCL clock low time                     | 1.3  |      |     | us   |
| t <sub>HIGH</sub> -   | SCL clock high time                    | 0.6  |      |     | us   |
| t <sub>SU_DAT</sub> - | SDA set-up time                        | 100  |      |     | ns   |
| t <sub>HD_DAT</sub> - | SDA hold time                          | 0    |      |     | ns   |
| t <sub>SU_STA</sub> - | Repeated START condition set-up time   | 0.6  |      |     | us   |
| t <sub>HD_STA</sub> - | (Repeated) START condition hold time   | 0.6  |      |     | us   |
| t <sub>SU_STO</sub> - | STOP condition set-up time             | 0.6  |      |     | us   |
| t <sub>BUF</sub> -    | Bus free time between a STOP and START | 1.3  |      |     | us   |
| conditio              | n                                      | - (x |      |     |      |
|                       |                                        | 10   |      |     |      |

Table 10: I2C Fast-mode Plus (Fm+)

|                       | Parameter                              | Min  | Туре | Max  | Unit |
|-----------------------|----------------------------------------|------|------|------|------|
| f <sub>SCL</sub> -    | SCL clock frequency                    | 0    |      | 1000 | KHz  |
| t <sub>LOW</sub> -    | SCL clock low time                     | 0.5  |      |      | us   |
| t <sub>HIGH</sub> -   | SCL clock high time                    | 0.26 |      |      | us   |
| t <sub>SU_DAT</sub> - | SDA set-up time                        | 50   |      |      | ns   |
| t <sub>HD_DAT</sub> - | SDA hold time                          | 100  |      |      | ns   |
| t <sub>SU_STA</sub> - | Repeated START condition set-up time   | 0.26 |      |      | us   |
| t <sub>HD_STA</sub> - | (Repeated) START condition hold time   | 0.26 |      |      | us   |
| t <sub>su_sto</sub> - | STOP condition set-up time             | 0.26 |      |      | us   |
| t <sub>BUF</sub> -    | Bus free time between a STOP and START | 0.5  |      |      | us   |
| conditio              | n                                      |      |      |      |      |
|                       |                                        |      |      |      |      |



#### 5.6 SPI

Table 11: SPI Master Timing

| Parameter                                          | Min                   | Туре | Max  | Unit |
|----------------------------------------------------|-----------------------|------|------|------|
| t <sub>SCLK</sub> - SCLK period <sup>132</sup>     | 2 *                   |      |      | ns   |
|                                                    | t <sub>HFPERCLK</sub> |      |      |      |
| t <sub>CS_MO</sub> - CS to MOSI <sup>13</sup>      | -18.5                 |      | 22.5 | ns   |
| t <sub>SCLK_MO</sub> - SCLK to MOSI <sup>13</sup>  | -13                   |      | 11   | ns   |
| t <sub>SU_MI</sub> - MISO setup time <sup>13</sup> | 34                    |      |      | ns   |
| t <sub>H_MI</sub> - MISO hold time <sup>13</sup>   | -8.5                  |      |      | ns   |
|                                                    |                       |      |      |      |

#### Note:

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1
- 2. tHFPERCLK is one period of the selected HFPERCLK.
- 3. Measurement done with 8 pF output loading at 10% and 90% of VDD (figure shows 50% of VDD).



Figure 5: SPI Master Timing Diagram

Table 12: SPI Slave Timing

| Parameter                                                 | Min                   | Туре | Max                   | Unit |
|-----------------------------------------------------------|-----------------------|------|-----------------------|------|
| t <sub>SCLK</sub> - SCLK period <sup>132</sup>            | 6 *                   |      |                       | ns   |
|                                                           | theperclk             |      |                       |      |
| t <sub>SCLK_HI</sub> - SCLK high time <sup>132</sup>      | 2.5 *                 |      | 14                    | ns   |
|                                                           | t <sub>HFPERCLK</sub> |      |                       |      |
| t <sub>SCLK_LO</sub> - SCLK low time <sup>132</sup>       | 2.5 *                 |      | 10.5                  | ns   |
|                                                           | theperclk             |      |                       |      |
| t <sub>CS_ACT_MI</sub> - CS active to MISO <sup>13</sup>  | 16                    |      | 52.5                  |      |
| t <sub>CS_DIS_MI</sub> - CS disable to MISO <sup>13</sup> | 15                    |      | 46                    |      |
| t <sub>SU_MO</sub> - MOSI setup time <sup>13</sup>        | 3.5                   |      |                       |      |
| t <sub>H_MO</sub> - MOSI hold time <sup>132</sup>         | 4.5                   |      |                       |      |
| t <sub>SCLK_MI</sub> - SCLK to MISO <sup>132</sup>        | 13.5 + 1.5 *          |      | 31 + 2.5 *            |      |
|                                                           | t <sub>HFPERCLK</sub> |      | t <sub>HFPERCLK</sub> |      |



#### Note:

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).
- 2.  $t_{\mbox{\scriptsize HFPERCLK}}$  is one period of the selected HFPERCLK.
- 3. Measurement done with 8 pF output loading at 10% and 90% of VDD (figure shows 50% of VDD).



Figure 6: SPI Slave Timing Diagram

### 5.7 Power consumptions

**Table 13:** Power consumptions VDD=3.3V , T = 25°C

| Parameter                          | Test Conditions                           | Туре | Max.  | Unit        |
|------------------------------------|-------------------------------------------|------|-------|-------------|
| Current consumption in EM0         | 38.4 MHz crystal, CPU running while loop  | 128  |       | uA/MHz      |
| mode with all peripherals disabled | from flash                                | 120  |       | <u> </u>    |
| Current consumption in EM1         | 38.4 MHz crystal                          | 76   |       | uA/MHz      |
| mode with all peripherals disabled | 36,4 Will 2 Ci ystai                      | 70   |       | uAy IVII 12 |
|                                    | Full 64 kB RAM retention and RTCC running | 1.0  |       | uA          |
| Current consumption in EM2         | from LFXO                                 | 1.9  |       | uA          |
| mode, with voltage scaling enabled | Full 64 kB RAM retention and RTCC running | 2.2  |       |             |
|                                    | from LFRCO                                | 2.2  |       | uA          |
| Current consumption in EM3         | Full 64 kB RAM retention and CRYOTIMER    | 4.52 | 2.0   |             |
| mode, with voltage scaling enabled | running from ULFRCO                       | 1.53 | 3.0   | uA          |
|                                    | 128 byte RAM retention, RTCC running      | 0.93 |       | uA          |
| Current consumption in             | from LFXO                                 | 0.93 |       | uA          |
| EM4H mode, with voltage            | 128 byte RAM retention, CRYOTIMER         | 0.45 |       |             |
| scaling enabled                    | running from ULFRCO                       | 0.45 |       | uA          |
|                                    | 128 byte RAM retention, no RTCC           | 0.44 | 0.9   | uA          |
| Current consumption in EM4S mode   | No RAM retention, no RTCC                 | 0.04 | 0.085 | uA          |



**Table 14:** BLE MODE Consumption Report(TBD) VDD=3.3V, T=25°C

| Parameter       |        | Test Conditions | Unit |
|-----------------|--------|-----------------|------|
| Beacon TX Power | 0      | 10              | dBm  |
| sleep mode      | 1.75   | 1.75            | uA   |
| 100ms interval  | 462    | 1040            | uA   |
| 200ms interval  | 255.34 | 548.49          | uA   |
| 500ms interval  | 100    | 222.12          | uA   |
| 800ms interval  | 75.45  | 176.81          | uA   |
| 1000ms interval | 59.71  | 139             | uA   |

#### **Thermal Characteristics** 5.8

**Table 15:** Thermal Characteristics

| Test Conditions                 | Туре                                                                                            | Unit                                                                                                           |
|---------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 2-Layer PCB, Natural Convection | 94.3                                                                                            | °C /W                                                                                                          |
| 4-Layer PCB, Natural Convection | 35.4                                                                                            | °C /W                                                                                                          |
| 2-Layer PCB, Natural Convection | 36.3                                                                                            | °C /W                                                                                                          |
| 4-Layer PCB, Natural Convection | 23.5                                                                                            | °C /W                                                                                                          |
|                                 | 2-Layer PCB, Natural Convection 4-Layer PCB, Natural Convection 2-Layer PCB, Natural Convection | 2-Layer PCB, Natural Convection 94.3 4-Layer PCB, Natural Convection 35.4 2-Layer PCB, Natural Convection 36.3 |

#### Note:

#### MSL & ESD 6.

Table 16: MSL and ESD

| 6. MSL & ESD          | Color Color                                                      |             |        |
|-----------------------|------------------------------------------------------------------|-------------|--------|
| Table 16: MSL and ESD |                                                                  |             |        |
| Parameter             | Test Conditions                                                  |             | Value  |
| MSL grade:            | MSL 3 <sup>(1)</sup>                                             |             |        |
|                       | Human body model (HBM), per ANSI/ESDA/JEDEC JS001 <sup>(2)</sup> | All pins    | ±2500V |
| ESD grade:            | Charged device model (CDM), per JESD22-C101 <sup>(3)</sup>       | RF pins     | ±750V  |
|                       | Charged device moder (CDIVI), per JESD22-C101                    | Non-RF pins | ±750V  |

<sup>(1)</sup> The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

#### **RECOMMENDED TEMPERATURE REFLOW PROFILE** 7.

Prior to any reflow, it is important to ensure the modules were packaged to prevent moisture absorption. New packages contain desiccate (to absorb moisture) and a humidity indicator card to display the level maintained during storage and shipment. If directed to bake units on the card, please check the Picture below and follow instructions specified by

<sup>1.</sup> Measured according to JEDEC standard JESD51-2A. Integrated Circuit Thermal Test Method Environmental Conditions - Natural Convection (Still Air).

<sup>(2)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(3)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



IPC/JEDEC J-STD-033.

**Note:** The shipping tray cannot be heated above 65°C. If baking is required at the higher temperatures displayed in the Picture below, the modules must be removed from the shipping tray.

Any modules not manufactured before exceeding their floor life should be re-packaged with fresh desiccate and a new humidity indicator card. Floor life for MSL (Moisture Sensitivity Level) 3 devices is 168 hours in ambient environment 30°C/60%RH.

Table 17: Recommended baking times and temperatures

| MSL | 125°C Baking Temp. |                  | 90°C/≤ 5%RH Baking Temp. |                  | 40°C/ ≤ 5%RH Baking Temp. |                  |
|-----|--------------------|------------------|--------------------------|------------------|---------------------------|------------------|
|     | Saturated @        | Floor Life Limit | Saturated @              | Floor Life Limit | Saturated @               | Floor Life Limit |
|     | 30°C/85%           | + 72 hours @     | 30°C/85%                 | + 72 hours @     | 30°C/85%                  | + 72 hours @     |
|     |                    | 30°C/60%         |                          | 30°C/60%         |                           | 30°C/60%         |
| 3   | 9 hours            | 7 hours          | 33 hours                 | 23 hours         | 13 days                   | 9 days           |

Feasycom surface mount modules are designed to be easily manufactured, including reflow soldering to a PCB. Ultimately it is the responsibility of the customer to choose the appropriate solder paste and to ensure oven temperatures during reflow meet the requirements of the solder paste. Feasycom surface mount modules conform to J-STD-020D1 standards for reflow temperatures.

The soldering profile depends on various parameters necessitating a set up for each application. The data here is given only for guidance on solder reflow.



Figure 7: Typical Lead-free Re-flow

**Pre-heat zone (A)** — This zone raises the temperature at a controlled rate, **typically 0.5 – 2 °C/s**. The purpose of this zone is to preheat the PCB board and components to  $120 \,^{\circ}\,150\,^{\circ}\text{C}$ . This stage is required to distribute the heat uniformly to the PCB board and completely remove solvent to reduce the heat shock to components.

**Equilibrium Zone 1 (B)** — In this stage the flux becomes soft and uniformly encapsulates solder particles and spread over PCB board, preventing them from being re-oxidized. Also with elevation of temperature and liquefaction of flux, each activator and rosin get activated and start eliminating oxide film formed on the surface of each solder particle and PCB board. **The temperature is recommended to be 150° to 210° for 60 to 120 second for this zone.** 

**Equilibrium Zone 2 (C) (optional)** — In order to resolve the upright component issue, it is recommended to keep the temperature in 210 - 217° for about 20 to 30 second.

**Reflow Zone (D)** — The profile in the figure is designed for Sn/Ag3.0/Cu0.5. It can be a reference for other lead-free



solder. The peak temperature should be high enough to achieve good wetting but not so high as to cause component discoloration or damage. Excessive soldering time can lead to intermetallic growth which can result in a brittle joint. The recommended peak temperature (Tp) is 230  $^{\sim}$  250  $^{\circ}$ C. The soldering time should be 30 to 90 second when the temperature is above 217  $^{\circ}$ C.

**Cooling Zone (E)** — The cooling ate should be fast, to keep the solder grains small which will give a longer-lasting joint. **Typical cooling rate should be 4**  $^{\circ}$ **C.** 

#### 8. MECHANICAL DETAILS

#### 8.1 Mechanical Details

■ Dimension: 10mm(W) x 11.9mm(L) x 1.8mm(H) Tolerance: ±0.1mm

Module size: 10mm X 11.9mm Tolerance: ±0.1mm
 Pad size: 0.9mmX0.6mm Tolerance: ±0.1mm

Pad pitch: 1.1mm Tolerance: ±0.1mm (分板后边角残留板边误差: 不大于0.5mm)



Figure 8: FSC-BT671C footprint

#### 9. HARDWARE INTEGRATION SUGGESTIONS

#### 9.1 Soldering Recommendations

FSC-BT671C is compatible with industrial standard reflow profile for Pb-free solders. The reflow profile used is dependent on the thermal mass of the entire populated PCB, heat transfer efficiency of the oven and particular type of solder paste used. Consult the datasheet of particular solder paste for profile configurations.

Feasycom will give following recommendations for soldering the module to ensure reliable solder joint and operation of



the module after soldering. Since the profile used is process and layout dependent, the optimum profile should be studied case by case. Thus following recommendation should be taken as a starting point guide.

### 9.2 Layout Guidelines(Internal Antenna)

It is strongly recommended to use good layout practices to ensure proper operation of the module. Placing copper or any metal near antenna deteriorates its operation by having effect on the matching properties. Metal shield around the antenna will prevent the radiation and thus metal case should not be used with the module. Use grounding vias separated max 3 mm apart at the edge of grounding areas to prevent RF penetrating inside the PCB and causing an unintentional resonator. Use GND vias all around the PCB edges.

The mother board should have no bare conductors or vias in this restricted area, because it is not covered by stop mask print. Also no copper (planes, traces or vias) are allowed in this area, because of mismatching the on-board antenna.



Figure 9: FSC-BT671C Restricted Area

Following recommendations helps to avoid EMC problems arising in the design. Note that each design is unique and the following list do not consider all basic design rules such as avoiding capacitive coupling between signal lines. Following list is aimed to avoid EMC problems caused by RF part of the module. Use good consideration to avoid problems arising from digital signals in the design.

Ensure that signal lines have return paths as short as possible. For example if a signal goes to an inner layer through a via, always use ground vias around it. Locate them tightly and symmetrically around the signal vias. Routing of any sensitive signals should be done in the inner layers of the PCB. Sensitive traces should have a ground area above and under the line. If this is not possible, make sure that the return path is short by other means (for example using a ground line next to the signal line).

### 9.3 Layout Guidelines(External Antenna)

Placement and PCB layout are critical to optimize the performances of a module without on-board antenna designs. The trace from the antenna port of the module to an external antenna should be  $50\Omega$  and must be as short as possible to avoid any interference into the transceiver of the module. The location of the external antenna and RF-IN port of the module should be kept away from any noise sources and digital traces. A matching network might be needed in between the external antenna and RF-IN port to better match the impedance to minimize the return loss.

As indicated in picture below, RF critical circuits of the module should be clearly separated from any digital circuits on the system board. All RF circuits in the module are close to the antenna port. The module, then, should be placed in this way that module digital part towards your digital section of the system PCB.





Figure 10: Placement the Module on a System Board

#### 9.3.1 Antenna Connection and Grounding Plane Design



Figure 11: Leave 5mm Clearance Space from the Antenna

#### General design recommendations are:

- The length of the trace or connection line should be kept as short as possible.
- Distance between connection and ground area on the top layer should at least be as large as the dielectric thickness.
- Routing the RF close to digital sections of the system board should be avoided.
- To reduce signal reflections, sharp angles in the routing of the micro strip line should be avoided. Chamfers or fillets are preferred for rectangular routing; 45-degree routing is preferred over Manhattan style 90-degree routing.





Figure 12: Recommended Trace Connects Antenna and the Module

- Routing of the RF-connection underneath the module should be avoided. The distance of the micro strip line to the ground plane on the bottom side of the receiver is very small and has huge tolerances. Therefore, the impedance of this part of the trace cannot be controlled.
- Use as many vias as possible to connect the ground planes.

# 10. PRODUCT PACKAGING INFORMATION

# 10.1 Default Packing

- a, Tray vacuum
- b, Tray Dimension: 180mm \* 195mm







Figure 13: Tray vacuum

# 10.2 Packing box(Optional)



- \* If other packing is required, please confirm with the customer
- \* Packing: 2000pcs per carton (Minimum packing quantity)
- \* The outer packing size is for reference only, please refer to the actual size

Figure 14: Packing Box



### 11. APPLICATION SCHEMATIC

